## International Journal of Microwave and Wireless Technologies

#### cambridge.org/mrf

### **Research Paper**

**Cite this article:** Braun TT, Schoepfel J, Marquez M. AJ, Pohl N (2024) Overcoming the relative bandwidth limitations of single VCO frequency synthesizers by implementing a novel PLL architecture. *International Journal* of Microwave and Wireless Technologies **16**(5), 720-729. https://doi.org/10.1017/ S1759078723001484

Received: 29 May 2023 Revised: 24 November 2023 Accepted: 29 November 2023

#### Keywords:

bandwidth; frequency-modulated continuous-wave (FMCW); frequency synthesizer; local oscillator; monolithic microwave integrated circuits (MMICs); phase-locked loop (PLL); radar; SiGe; ultra-wideband

**Corresponding author:** Tobias T. Braun; Email: tobias.t.braun@rub.de

© The Author(s), 2024. Published by Cambridge University Press in association with The European Microwave Association. This is an Open Access article, distributed under the terms of the Creative Commons Attribution licence (http://creativecommons. org/licenses/by/4.0), which permits unrestricted re-use, distribution and reproduction, provided the original article is properly cited.



# Overcoming the relative bandwidth limitations of single VCO frequency synthesizers by implementing a novel PLL architecture

Tobias T. Braun<sup>1</sup> (D), Jan Schoepfel<sup>1</sup> (D), Aldo J. Marquez M.<sup>1</sup> and Nils Pohl<sup>1,2</sup> (D)

<sup>1</sup>Institute of Integrated Systems, Ruhr University Bochum, Bochum, Germany and <sup>2</sup>Fraunhofer FHR, Wachtberg, Germany

#### Abstract

Frequency-modulated continuous-wave radar systems profit from increasing the absolute bandwidths of the generated frequency chirps to improve range resolution. As the relative bandwidth of SiGe-voltage-controlled oscillators (VCOs) is limited to about 80%, increasing the center frequency fundamentally or via frequency multiplication is the most direct way to increase that absolute bandwidth. However, as some applications require penetration depth, which dramatically decreases with frequency, other solutions are necessary. Therefore, state-of-the-art concepts rely on the down-conversion of generated frequency chirps via two separately stabilized frequency sources. This article implements a novel architecture, offering relative bandwidths of >100% within a single phase-locked loop (PLL). Therefore, two VCOs at different center frequencies are fed into a down-conversion mixer, whose output is directly stabilized via that PLL with one loop filter generating both tuning voltages. Those circuit blocks can be summarized as one equivalent VCO, offering a higher relative bandwidths with high VCO gain variation of single VCO synthesizers is offered while substantially reducing the hardware and implementation effort compared to the state-of-the-art.

#### Introduction

High-resolution frequency-modulated continuous-wave (FMCW) radar systems are used in several applications, from industrial thickness measurements to landmine detection [1, 2]. This is partly thanks to their robustness to environmental influences like dust, steam, and fog. The range resolution of those systems is defined by the minimum resolvable distance of two adjacent targets, which is given by:

$$d_{\rm res} = \frac{c}{2B}.$$
 (1)

As this distance decreases, the range resolution, therefore, improves with the bandwidth *B* of the continuous frequency chirps. For synthetic aperture radar-based imaging, this corresponds to the depth resolution of the image [3]. Because any oscillator generating those chirps with a maximum and minimum frequency of  $f_{\text{max}}$  and  $f_{\text{min}}$ , respectively, offers limited relative bandwidth

$$B_{\rm rel} = \frac{B}{f_{\rm c}} = \frac{2(f_{\rm max} - f_{\rm min})}{f_{\rm max} + f_{\rm min}},$$
(2)

an improved range resolution thanks to a larger absolute bandwidth can be achieved more easily at a higher center frequency  $f_c$ . In wideband radar systems, this is often utilized by incorporating a frequency multiplier behind the oscillator to increase  $f_c$  and B simultaneously [4, 5]. Apart from smaller form factors due to the decreased wavelength, the promise of larger absolute bandwidths is one of the main drivers toward THz systems [6]. However, a high  $f_c$  also comes with several disadvantages. In addition to the increased demands on the transistor speed and packaging solutions, the electromagnetic waves' penetration capabilities decrease rapidly with frequency [7].

Therefore, systems can require a large bandwidth at a specific  $f_c$  depending on the desired application. In [8], four different systems with center frequencies of 195 MHz, 750 MHz, 5 GHz, and 15 GHz, respectively, were utilized to image polar ice caps. Each system addresses a specific measurement, from surface topography to deep internal imaging, with resolutions ranging from 4 cm to 20 m. Specifically, the "snow radar" offers a *B* of 6 GHz at an  $f_c$  of 5 GHz, equaling a  $B_{rel}$  of 120%.





**Figure 1.** Block diagram of the proposed PLL concept. One PLL generates the tuning voltages for two RF-VCOs to sweep them simultaneously. Their output frequencies are down-converted to generate a signal with a very high relative bandwidth. By stabilizing the mixer's output only one PLL is needed.

State-of-the-art silicon-based voltage-controlled oscillators (VCOs) are not able to achieve those relative bandwidths, topping off at about 80% [9, 10]. Those values are exceeded by other oscillator types, such as YIG-tuned oscillators (YTOs) with 168% in [11] and opto-electronic oscillators (OEOs) with 178% in [12], respectively. However, YTOs and OEOs are comparatively frail and bulky due to the required YIG sphere or laser, respectively, and their use therefore contradicts the benefits of the radar systems outlined at the beginning of this section.

To achieve similar relative bandwidths with VCOs, switchable concepts are proposed in the literature. This includes one core with different dividers in [13] or multiple VCO cores in combination with a divider in [14]. Within a single core, [15] offers limited continuous varactor tuning around broadly switchable center frequencies by utilizing a discretely tuneable artificial transmission line. However, these approaches do not offer the continuous tuning necessary for FMCW chirp generation, as switching between different cores or center frequencies will introduce significant phase errors.

Instead, the state of the art has developed different concepts of combining multiple frequency sources to generate continuous chirps with a high relative bandwidth. Therein, two synthesizers based on direct digital synthesis (DDS) or analog phase-locked loops (PLL) are fed into a down-conversion mixer. While in [16] and [17], only one synthesizer generates the chirp, which is down-converted with a fixed frequency, in [18], the absolute bandwidth of two VCOs is added. Therefore, they each generate a chirp inside their own PLL. However, this requires the design of two individual PLLs and their synchronized control to generate chirps in opposite directions.

In contrast, the PLL architecture utilized in this article directly stabilizes the mixer's output. Therefore, two tuning voltages are generated inside one shared PLL. This architecture is illustrated in Fig. 1. It significantly reduces the hardware and simulation effort, as only one PLL is needed to generate the ultra-wideband (UWB) frequency chirp. This approach has been published as a patent in [19] and was successfully implemented in a previous version of this paper, presented at the European Microwave Conference, and published in its proceedings [20]. It presents the successful implementation of a PLL exceeding the UWB based on this concept. This frequency range was selected due to the UWB's demanding relative bandwidth of over 109% at a maximum frequency stabilizable with commercially available PLLs.

This article extends that work by investigating the theoretical limitations of conventional, single VCO synthesizers and the



**Figure 2.** Schematic of the utilized VCO architecture. The two varactors of the Colpitts-Clapp approach increase the relative bandwidth, while still remaining limited when using a single VCO.

benefits of this approach toward relative bandwidth and VCO gain linearity. The conducted measurements prove the validity of those considerations and are extended to include the openloop phase noise of the equivalent VCO, as well as measurements of wideband frequency chirps. However, to first establish the necessity of the PLL architecture, we investigate the limitations of conventional, single VCO synthesizers in the "Bandwidth limitations with a single VCO" section. Subsequently, we explain the proposed novel PLL architecture in detail while providing analytical considerations for improved VCO gain linearity in the "Novel PLL architecture" section. The section on the "Monolithic Microwave Integrated Circuit (MMIC)" presents the realized chip required to prove the validity of those considerations. It is then utilized to achieve what is presented in the "Measurement results" section.

#### Bandwidth limitations with a single VCO

The Colpitts-Clapp architecture utilized for the two required VCOs is presented in Fig. 2. It was introduced in [21] and has since been used for several wideband VCOs in different technologies [22, 23]. Compared to the cross-coupled topology of [9], it was chosen due to its more stable and higher output power, which is required in the proposed concept to drive the down-conversion mixer.

#### Relative bandwidth limitations

When first neglecting  $C_{\text{var}}^*$ , the resulting, fundamental Colpitts architecture is based on a series resonant circuit formed by the input capacitance  $C_{\text{in}}$  and the base inductance  $L_{\text{B}}$  at the base of the transistor  $T_2$  [21]. The input capacitance can be modified using a varactor and changing the applied tuning voltage  $V_{\text{tune}}$  to control



**Figure 3.** Dependency of the varactor capacitance  $C_{\text{var}}$  on the varactor voltage  $V_{\text{var}}$ . In the utilized technology, the capacitance variation reaches a ratio of 3.6:1, including a slight forward biasing.

the output frequency. To maximize the relative bandwidth,  $C_{in}$  would ideally equal the varactor's capacitance  $C_{var}$ . The oscillation frequency is then given by:

$$f_{\rm osc} = \frac{1}{2\pi \cdot \sqrt{L_{\rm B}C_{\rm var}}}.$$
(3)

By inserting (3) in (2), the relative bandwidth achievable in dependency of the tuneable range of the varactor can be calculated as:

$$B_{\rm rel} = \frac{2 \cdot \left(\sqrt{C_{\rm var,max}/C_{\rm var,min}} - 1\right)}{\sqrt{C_{\rm var,max}/C_{\rm var,min}} + 1}.$$
 (4)

To be able to estimate the maximum achievable relative bandwidth, the simulation results for the  $C_{\text{var,max}}/C_{\text{var,min}}$  of the used varactor are shown in Fig. 3. It has to be noted that the realizable variation increases significantly if the varactor is biased in forward direction. In the case of Fig. 3, a conservative voltage proven in previous designs was chosen, to reach a varactor capacitor variation of 3.6:1. Therefore, with the help of (4), the maximum relative bandwidth utilizable in this process equals 62.6%. However, as presented in [21],  $C_{\text{in}}$  does not equal  $C_{\text{var}}$ , as ideally assumed in (3), but also includes a capacitance in series  $C_{\text{s}}$  and, in parallel,  $C_{\text{p}}$ , respectively. With their weak dependency on  $V_{\text{tune}}$ , they additionally reduce the achievable tuning range. Therefore, to decrease this effect, [21] proposes using a second varactor  $C_{\text{var}}^*$ , increasing the total variable capacitance. This changes (3) to a more sophisticated version:

$$f_{\rm osc} = \frac{1}{2\pi \cdot \sqrt{L_{\rm B}}} \cdot \left(\frac{C_{\rm var} \cdot C_{\rm s}}{C_{\rm var} + C_{\rm s}} + C_{\rm p} + C_{\rm var}^*\right)^{-\frac{1}{2}},\tag{5}$$

as is given in [22], where this architecture was used in the same technology to achieve a relative bandwidth of 40.24% and 38.62% in the E- and W-band, respectively. Both designs, therefore, exceed the relative bandwidth of their corresponding waveguide frequency bands. In [9], those relative bandwidths are significantly surpassed with a cross-coupled VCO. This is partly thanks to a  $C_{\rm var,max}/C_{\rm var,min}$  of 8.5 in that technology, allowing for a theoretical value of 98%. Combined with smaller parasitic capacitances at

the center frequency of 10.8 GHz, this design achieved a relative bandwidth of 80% in measurements.

However, none of these state-of-the-art VCOs can cover the relative bandwidth of the UWB with its 109%, let alone coming close to the maximum of 200% as some YTOs do. To further examine why, we determine the necessary tuneable capacity range of the varactor for a given  $B_{\rm rel}$ . Solving (4) for  $C_{\rm var,max}/C_{\rm var,min}$  provides

$$\frac{C_{\rm var,max}}{C_{\rm var,min}} = \left(\frac{B_{\rm rel}+2}{B_{\rm rel}-2}\right)^2.$$
 (6)

Achieving a relative bandwidth of 176%, as presented in this article,  $C_{\rm var}$  would therefore require a tuneable range of  $C_{\rm var,max}/C_{\rm var,min} \approx$  245. This exceeds the value of the technology used in [9] by a factor of 29 while still neglecting the aforementioned parasitics. Therefore, this clearly illustrates the infeasibility of covering such a relative bandwidth with a single VCO.

#### PLL loop gain variation

If we move from the design of the broadband VCO as a single component to its integration inside of a frequency synthesizer, another challenge arises. Therefore, the PLL's filter bandwidth is chosen to optimize phase noise performance at a specific design frequency. At this design frequency, the PLL exhibits a fixed loop gain  $K_{\rm PLL}$ given by:

$$K_{\rm PLL} = \frac{K_{\rm VCO} K_{\rm PFD}}{N}.$$
 (7)

It depends on the PFD gain  $K_{\rm PFD}$ , the divider value N, and critically, the VCO gain  $K_{\rm VCO}$ . Even for VCOs with a continuous tuning range, their proportionality between the tuning voltage and output frequency can be nonlinear. Therefore, the  $K_{\rm VCO}$  varies significantly over the tuning voltage, especially for ultra-wideband VCOs. To assess this analytically, (3) can be expanded to include the varactor capacitances' dependency on the tuning range. By excluding the parasitics of (5) and modeling the varactor's capacitance as the diode's junction capacity in dependency of the tuning voltage  $V_{\rm tune}$  and diffusion voltage  $V_{\rm diff}$ .

$$f_{\rm osc} = \frac{1}{2\pi \cdot \sqrt{L_{\rm B} \cdot \frac{C_{\rm var,max}}{\sqrt{1 + \frac{V_{\rm une}}{V_{\rm diff}}}}}},\tag{8}$$

is obtained, corresponding to the VCO's tuning curve. As  $K_{VCO}$  corresponds to the derivative of this equation, it equals

$$K_{\rm VCO} = \frac{1}{8\pi \cdot V_{\rm diff} \cdot \sqrt{L_{\rm B}C_{\rm var,max} \left(\sqrt{1 + \frac{V_{\rm tune}}{V_{\rm diff}}}\right)^3}}.$$
 (9)

The VCO gain, therefore, decreases with a proportionality of  $V_{\text{tune}}^{-3/4}$ . For the previously discussed VCO with the highest relative tuning range, this variation reaches a vast ratio of 30:1 [9]. Furthermore, it is aggravated by the variation of the PLL's divider value *N*, also included in (7). This effect is further enhanced as its reciprocal decreases simultaneously to  $K_{\text{VCO}}$  when generating higher frequencies. Therefore, the loop filter's realized bandwidth and phase margin vary greatly with output frequency during frequency synthesis [24, 25]. Thus increasing phase noise and, in the worst case,



**Figure 4.** The presented loop filter generating the tuning voltages for both VCOs. The conventional active loop filter generates  $V_{\text{tune},\text{H}}$ , while an additional subtractor generates  $V_{\text{tune},\text{L}}$  working in opposite direction.

introducing stability problems. For this reason, several loop gain stabilization methods exist that try to compensate for VCO gain variation [26, 27].

#### **Novel PLL architecture**

With the limitations and challenges of single VCO frequency synthesizers clearly defined, we can look at the solutions the state of the art offers. They are based on subtracting two different frequency sources to increase the relative tuning range significantly. In [16], the frequency chirp with the desired absolute bandwidth is generated by a DDS. Subsequently, a second oscillator is stabilized separately to generate a fixed frequency. It is used to down-convert the chirp generated by the DDS to achieve the same absolute bandwidth at a lower center frequency for a higher relative bandwidth. The same concept is utilized in [17], replacing the DDS with an additional analog PLL. Again, the bandwidth generated by the one PLL is down-converted by a fixed frequency to increase relative but not absolute bandwidth. However, since these concepts each use two different frequency sources, it is also possible for both to be tuneable to also add their absolute bandwidths. This was demonstrated in [18], where two oscillators with different center frequencies are tuned in opposite directions inside their own PLL, respectively. However, as suggested in [19], directly stabilizing the mixer's output should synthesize the desired frequency immediately, significantly reducing the necessary hardware and implementation effort. This concept is illustrated in Fig. 1. Therein, the lower center frequency VCO<sub>L</sub>'s signal is subtracted from VCO<sub>H</sub>'s higher frequency signal. To add their respective bandwidths, the tuning voltage of VCO<sub>L</sub> has to be inverted for the two VCOs to chirp in opposite directions. Therefore, the loop filter architecture presented in Fig. 4 is proposed. While a traditional active B filter [28] provides the tuning voltage  $V_{\text{tune},H}$  for VCO<sub>H</sub>, a subtractor also inverts it to generate  $V_{\text{tune},L}$  via the equation:

$$V_{\text{tune,L}} = V_{\text{tune,max}} - V_{\text{tune,H}}.$$
 (10)

Therefore, when  $VCO_H$  is at its highest frequency,  $VCO_L$  is at its lowest, and vice versa. Should the VCO require a minimum



**Figure 5.** Concept of the two VCOs with the proposed loop filter behaving as one equivalent VCO. The validity of this concept eases the required simulation effort significantly.

tuning voltage for oscillation, this  $V_{\text{tune,min}}$  also must be included in (10). Additionally, the frequency of both VCOs depends solely on a single tuning voltage that dictates the output frequency of the presented PLL architecture. Therefore, it is possible to summarize the complete architecture as an equivalent VCO outputting a frequency  $f_{\text{VCO,E}}$  given by:

$$f_{\rm VCO,E} = f_{\rm VCO,H} - f_{\rm VCO,L},\tag{11}$$

in dependency of a single tuning voltage  $V_{\text{tune},\text{H}}$ , as described in Fig. 5.

Subsequently, to analyze  $f_{\rm VCO,E}$  analytically,  $f_{\rm VCO,H}$  in dependency of  $V_{\rm tune,H}$  is modeled by:

$$f_{\rm VCO,H} = \frac{1}{2\pi \cdot \sqrt{L_{\rm B,H} \cdot \frac{C_{\rm var,max,H}}{\sqrt{1 + \frac{V_{\rm une,H}}{V_{\rm diff}}}}},$$
(12)

as described in (8). Additionally,  $V_{tune,H}$  receives a negative sign for VCO<sub>L</sub> by inserting (10) in (8) to get:

$$f_{\rm VCO,L} = \frac{1}{2\pi \cdot \sqrt{L_{\rm B,L} \cdot \frac{C_{\rm var,max,L}}{\sqrt{1 + \frac{V_{\rm tune,max} - V_{\rm tune,H}}}}}.$$
(13)

A distinction is made between the base inductance  $L_{\rm B,H}$  and  $L_{\rm B,L}$ , as well as the maximum varactor capacitance  $C_{\rm var,max,H}$  and  $C_{\rm var,max,L}$  of VCO<sub>H</sub> and VCO<sub>L</sub>, respectively. Additionally, we summarize those constants as the minimum oscillation frequencies  $f_{\rm m,H} = (2\pi\sqrt{L_{\rm B,H}C_{\rm var,max,H}})^{-1}$  for VCO<sub>H</sub> and  $f_{\rm m,L} = (2\pi\sqrt{L_{\rm B,L}C_{\rm var,max,L}})^{-1}$  for VCO<sub>L</sub>, respectively. This results in a concise equation for the frequency of the equivalent VCO when inserting (12) and (13) in (11):

$$f_{\text{VCO,E}} = f_{\text{m,H}} \cdot \sqrt[4]{1 + \frac{V_{\text{tune,H}}}{V_{\text{diff}}}} - f_{\text{m,L}} \cdot \sqrt[4]{1 + \frac{V_{\text{tune,max}} - V_{\text{tune,H}}}{V_{\text{diff}}}}.$$
(14)

The derivation of which equates to:

$$K_{\text{VCO,E}} = \frac{1}{4V_{\text{diff}}} \cdot \left( f_{\text{m,H}} \cdot \left( 1 + \frac{V_{\text{tune,H}}}{V_{\text{diff}}} \right)^{-\frac{2}{4}} + f_{\text{m,L}} \cdot \left( 1 + \frac{V_{\text{tune,max}} - V_{\text{tune,H}}}{V_{\text{diff}}} \right)^{-\frac{3}{4}} \right).$$
(15)

To visualize these results and proportionalities, Fig. 6 plots (8) and (9), as well as (14) and (15), respectively. Therein shows that the equivalent VCO based on the novel PLL architecture offers a higher relative tuning range based on frequency subtraction combined with a more linear tuning curve. Thereby, based on analytical



**Figure 6.** A plot of the proportionalities described by the analytical considerations regarding the frequency and VCO gain of (a) a single VCO and (b) the proposed architecture. The curves plot the corresponding equations (8) and (9), as well as (14) and (15), respectively.



**Figure 7.** Photograph of the realized MMIC containing the two VCOs and the down-conversion mixer. The TX- and RX-channels are not part of this work, which focuses on the frequency generation.

considerations, the novel PLL architecture can solve both problems outlined in "Bandwidth limitations with a single VCO".

#### Monolithic Microwave Integrated Circuit (MMIC)

To verify those promising analytical considerations in practice, we designed an MMIC including the necessary components to implement the novel PLL architecture. A photograph of which is presented in Fig. 7. The MMIC also includes one transmit and three receive channels that are not further discussed, as this work focuses on the frequency generation.

Regarding the necessary components, the two RF-VCOs are visible on the left. They are based on the schematic presented in Fig. 2 and therefore utilize the Colpitts-Clapp architecture. As explained in the "Bandwidth limitations with a single VCO" section and described by (5), this increases the variable capacity to maximize the tuning range of the individual VCOs. Specifically, the higher  $f_c$ VCO<sub>H</sub> covers a frequency range of 32–41 GHz and is based on the design presented in [29]. Its measured tuning curve and calculated  $K_{VCO}$  are presented in Fig. 8. In principle, VCO<sub>L</sub> utilizes the same architecture while using slightly larger integrated inductances and varactor sizes to decrease its center frequency. Its determined tuning curve covering a range of about 28–36 GHz and  $K_{VCO}$  are also presented in Fig. 8. They both strongly present the proportionalities described in Fig. 6(a). During the design process, we aimed to create no overlap between the two VCOs, while minimizing their



Figure 8. Measured tuning curve and calculated  $K_{\rm VCO}$  of VCO<sub>H</sub> and the calculated tuning curve and  $K_{\rm VCO}$  of VCO<sub>L</sub>.



Figure 9. Schematic of the utilized (a) down-conversion mixer and (b) output buffer.

separation to maximize relative bandwidth. The remaining overlap of less than 4 GHz can be reduced in the future to increase the signal generation's absolute tuning range.

As the presented concept generates several different frequencies, intermodulation can be a concern. Advantageously, the second harmonics of  $f_{\rm VCO,H}$  and  $f_{\rm VCO,L}$  are canceled out, respectively, due to the differential circuit topology. However, as the upper sideband is only attenuated by the first-order low-pass filter of the mixer's load, its intermodulation products should be considered. Therefore, to reduce the main distortion possible, which corresponds to the minimum sum of  $f_{\rm VCO,H}+f_{\rm VCO,L}$  mixing with the maximum available frequency of VCO<sub>H</sub>  $f_{\rm VCO,H,max}$  the condition presented in [18]:

$$f_{\rm L,min} + f_{\rm H,min} - f_{\rm H,max} > f_{\rm H,max} - f_{\rm L,min}, \tag{16}$$

has been fulfilled. Additionally, this is an overfulfilled condition, as  $f_{\rm H,min}$  never occurs simultaneously to  $f_{\rm L,min}$  and  $f_{\rm H,max}$ , by definition.

The frequency mixer, necessary for the down-conversion, is realized as a Gilbert cell connected to a resistive load, as can be seen in Fig. 9(a). In conjunction with the parasitic capacitances of the transistors, the resulting RC-load attenuates the unwanted sideband. Additionally, the differential amplifier of Fig. 9(b) is used to increase the output power to approx. 0 dBm while acting as an additional low-pass filter. The resulting output power is therefore high enough to act as the input signal of commercially available PLLs. This should be the case for a large span of temperatures as the VCOs deliver a stable output power, as shown in Fig. 10.

To validate those components working together to form the equivalent VCO, the bare die of the MMIC was mounted on a



Figure 10. Simulated output power of  $\mathsf{VCO}_{\mathrm{H}}$  and  $\mathsf{VCO}_{\mathrm{L}}$  in dependency of temperature.



Figure 11. Photograph of the measurement PCB.

printed circuit board (PCB), which is presented in Fig. 11. The PCB provides the supply voltage, the reference frequency and contains the PLL chip and the loop filter. The ADF4169 by Analog Devices was chosen as the PLL chip. With its RF-bandwidth of 13.5 GHz, it can stabilize the equivalent VCO up to its maximum frequency.

To design the loop filter generating  $V_{\text{tune},\text{H}}$ , available simulation tools for conventional, single-loop PLLs can be used. By doing so, a loop bandwidth of 389 kHz and a phase margin of 67° were chosen. The subtractor's resistor values were matched to the op-amp's noise voltage and current for minimum noise power density.

#### **Measurement results**

Firstly, the board was used to measure the tuning curve of the freerunning, equivalent VCO. It is illustrated in Fig. 12, next to the frequencies of the individual VCOs, all in dependency of  $V_{\text{tune,H}}$ . To prevent the aforementioned overlap of the two VCOs,  $V_{\text{tune,H}}$ is limited to a minimum of 2 V. Thereby, the tuning curve follows the proportionality described analytically by (14), as illustrated in Fig. 6(b). The same also applies to the presented VCO gain variation of the equivalent VCO described by (15). It is therefore compensated by the novel PLL architecture as anticipated by the analytical considerations. Quantitatively, the  $K_{\text{VCO,H}}$  variation of 12.84:1 and the  $K_{\text{VCO,L}}$  variation of 12.07:1 are thereby reduced to only 2.33:1. Additionally, in similarity to [26], the maximum of  $K_{\text{VCO,E}}$  at the highest frequency, reduces the impact of the 1/N also included in the  $K_{\text{PLL}}$  described by (7).

Secondly, the free-running VCO's phase noise is measured by using a phase noise and signal source analyzer (R&S FSWP).



**Figure 12.** The measured tuning curve and  $K_{\rm VCO}$  of the equivalent VCO. The calculated  $K_{\rm VCO}$  varies less than for a single VCO. Therefore, the broadband VCO is easier to stabilize inside a PLL.



**Figure 13.** Measured open-loop phase noise of the equivalent VCO at an offset frequency of 1 MHz in dependency of output frequency. This phase noise includes the noise of the two RF-VCOs, the subtractor and the mixer.



**Figure 14.** Measured and simulated closed-loop phase noise at  $f_s = 8$  GHz. The simulated contributions are calculated based on measurements of the individual components or their corresponding data sheets.

Therefore, it was connected via SMA to a second output of the signal source opposite of the one used as the PLL's input. The result of the phase noise over output frequency at an offset frequency of 1 MHz is illustrated in Fig. 13. It is, as expected, higher than



**Figure 15.** Closed-loop phase noise measurements of multiple output frequencies. The realized loop bandwidth and phase margin are very consistent for the large variance in output frequency thanks to the loop gain compensation of the presented concept.

fundamental VCOs at the generated frequencies, as it corresponds to the sum of the two VCOs at higher frequencies. However, for applications such as the discussed snow radar in [8], the increased relative bandwidth brings resolution and penetration depth advantages that outweigh higher phase noise. Its signal generation, as well as all the approaches presented in [16–18] also exhibit the added phase noise of two oscillators. However, regarding hardware and simulation efforts, this concept offers significant improvements. Additionally, as this synthesizer was implemented to prove the validity of the concept, phase noise can be optimized in the future, by carefully choosing the center frequencies and bandwidths of the respective RF-VCOs.

Additionally, the phase noise of the stabilized VCO is measured, with the FSWP's programmable signal source acting as the PLL's reference. The results are depicted in Fig. 14 at a carrier frequency of 8 GHz. Moreover, the PLL's components' individual noise contributions are also presented. The commercial PLL-chip dominates the phase noise up to an offset frequency of approximately 1 kHz. From there on, the VCO dominates. It is to be noted that based on the frequency down-conversion and the resulting increase of the relative tuning range, the minimum frequency can, in this case, be arbitrarily low. During stabilization, a limit is introduced based on the minimum divider value of the PLL. As described in [30], a higher reference can simultaneously improve a PLL's phase noise and settling time. Reducing the reference frequency to reach the lowest desired output frequency should, therefore, be avoided to not increase phase noise and settling time, as the latter would result in slower sweep times. In this case, the commercially available PLL chip requires a high minimum divider value of 75 offered with the 8/9-prescaler. Other programmable frequency dividers, such as the 12 of [31] utilized in the aforementioned [30], offer lower values, even going down to one as presented in [32].

Overall, the measured and simulated phase noise matches each other almost perfectly. This validates the aforementioned simulation method based on the equivalent VCO with single VCO simulation tools. Therefore, the synthesizer's implementation is successfully simplified from having to design multiple frequency sources individually to one synthesizer with nearly unlimited relative bandwidth.

Furthermore, the stabilized phase noise is measured at different carrier frequencies, with the results illustrated in Fig. 15. The in-band phase noise variation corresponds to the expected  $20 \log(10 \text{ GHz}/2 \text{ GHz}) = 14 \text{ dB}$ . Although the output frequency is varied by this factor of 5, the loop bandwidth stays reasonably constant. In conventional single VCO synthesizers, the deviation from the desired loop bandwidth and phase margin is conventionally significantly higher [25]. This highlights the advantage of the proposed concept, reducing the VCO gain variation to only 2.33:1.

Finally, measurements of frequency chirps generated by the synthesizer were conducted. Therefore, a R&S FSW85 with a maximum analysis bandwidth of 8.3 GHz was connected to the synthesizer's output. However, in the generated frequency band, the analysis bandwidth of the FSW85 is reduced to 4.4 GHz. Therefore, the realizable frequency range is illustrated by three individual chirps with different prescalers and an individual bandwidth of 4.4 GHz, allowing for some overlap. The spectrograms of those are illustrated in Fig. 16. Additionally, the tuning voltages  $V_{\text{tune},\text{H}}$  and  $V_{\text{tune},\text{L}}$  were probed with an oscilloscope and are depicted in the



Figure 16. Spectrogram of three frequency chirps, covering a frequency range of 0.8–12.5 GHz. Additionally, the tuning voltages V<sub>tune,H</sub> and V<sub>tune,L</sub> are also presented, which generate those chirps by working in opposite directions inside of one PLL.

| Table 1. | State-of-the-art | FMCW-synthesizers | s with high re | levance to this work |
|----------|------------------|-------------------|----------------|----------------------|
|----------|------------------|-------------------|----------------|----------------------|

| Ref.                                           | This work              | [24]              | [14]                | [16] | [17]             | [18]  |
|------------------------------------------------|------------------------|-------------------|---------------------|------|------------------|-------|
| Year                                           | 2023                   | 2019              | 2019                | 2017 | 2016             | 2020  |
| Frequency range (GHz)                          | 0.8 <sup>a</sup> -12.5 | 6–15              | 3–23                | 2–18 | 0.4-6            | 6–46  |
| Max. continuous tuning range (GHz)             | 11.7 <sup>a</sup>      | 9                 | 10.5                | 16   | 5.6              | 40    |
| Relative bandwidth                             | 176% <sup>a</sup>      | 82%               | 74%                 | 160% | 175%             | 154%  |
| Output frequency (GHz)                         | 8                      | 11.5              | 7                   | -    | 3.2              | -     |
| PN @ 10 kHz (dBc/Hz)                           | -78                    | -85 <sup>b</sup>  | -                   | -    | -94 <sup>b</sup> | -     |
| PN @ 1 MHz (dBc/Hz)                            | -94                    | -109 <sup>b</sup> | -111 <sup>b,c</sup> | -    | -95 <sup>b</sup> | -     |
| Active oscillator chip area (mm <sup>2</sup> ) | 0.402                  | 0.252             | 0.554               | -    | -                | 0.399 |
| Oscillator power consumption (mW)              | 138.6                  | 20                | 300                 | -    | -                | -     |
| PLLs + DDSs                                    | 1                      | 1                 | 1                   | 2    | 2                | 2     |

<sup>a</sup>The 200% offered by the equivalent VCO is only limited by the chosen PLL chip's minimum divider value and integer range.

<sup>b</sup>Normalized to an output frequency of 8 GHz. <sup>c</sup>Open-loop VCO phase noise.

same figure. In Chirp I, the spectrogram includes harmonics of the desired chirp, partly due to an intermediate amplifier and the single-ended input of the FSW85. Chirps II and III only include the desired frequency chirp, apart from some parasitics folding into the limited analysis bandwidth at approximately –40 dB. Finally, the tuning voltages illustrate the presented concept working as intended to generate the respective chirps with  $V_{\rm tune,H}$  and  $V_{\rm tune,L}$  going in opposite directions simultaneously.

Compared to recently published FMCW-synthesizers of Table 1, the works presented in [14, 24] achieve better phase noise using a single VCO or a switchable VCO bank, respectively. Using two VCOs and subtracting their signals is, as explained above, not beneficial regarding phase noise. This is partly because designing the VCOs for higher frequencies increases their individual phase noise by 20 dB per decade [33]. With a singular VCO at the fundamental frequency however, the relative bandwidth is limited. Using the switchable VCO bank of [14], a broader spectrum of frequencies can be covered, e.g., for pulse-based applications in the UWB. However, the full bandwidth cannot be utilized to generate coherent FMCW chirps.

The results presented in [17, 18] both use two VCOs stabilized by an individual analog PLL, respectively. Therefore, increasing the area and power consumption by an additional PLL chip at least. Additionally, the design effort is more than doubled based on the necessity of two loops that work synchronously against each other. Most notably, the presented system is the only one achieving a relative bandwidth of >100% with a single PLL or DDS. With the approach presented in this work, such a system's hardware and design effort could be reduced to one PLL. Finally, to utilize the concept for the frequencies covered in [18], an additional prescaler output can be used, as is common practice with single RF-VCOs.

#### Conclusion

In this article, we successfully implemented an architecture to generate relative bandwidths of >100% within a single PLL. Therefore, a conventional active loop filter was expanded via an op-amp subtractor to generate two opposing tuning voltages for two VCOs at different center frequencies. The topology forms an equivalent VCO with a relative bandwidth of 200% at the mixer's output, which is stabilized directly while benefiting from the absolute

bandwidths of both individual VCOs. Furthermore, analytical considerations and experimental validations have proven this concept's supplementary tuning curve linearization. Thereby, a maximum VCO gain variation of 12.84:1 for one individual VCO was reduced to just 2.33:1 for the equivalent VCO. All in all, the presented concept offers relative bandwidths previously requiring two individual synthesizers in just one, to significantly reduce hardware and implementation effort compared to the state of the art.

**Acknowledgements.** The authors would like to thank Infineon Technologies AG for fabricating the chips.

**Funding statement.** This work was supported in part by the German Federal Ministry of Education and Research (BMBF) in the course of the 6GEM research hub under grant number 16KISK037.

Competing interests. None declared.

#### References

- Gütgemann S, Krebs C, Küter A, Nüssler D, Fischer B and Krauthäuser H (2018) Radar-based high precision thickness measurement for rolling mills. In Proc. 15th European Radar Conf. (EuRAD), 122–125.
- Schartel M, Burr R, Mayer W, Docci N and Waldschmidt C (2018) UAVbased ground penetrating synthetic aperture radar. In Proc. IEEE MTT-S Int. Conf. Microwaves for Intelligent Mobility (ICMIM), 1–4.
- Yanik ME and Torlak M (2019) Near-field MIMO-SAR millimeter-wave imaging with sparsely sampled aperture data. *IEEE Access* 7, 31801–31819.
- Jaeschke T, Bredendiek C, Küppers S and Pohl N (2014) High-precision D-band FMCW-radar sensor based on a wideband SiGe-transceiver MMIC. *IEEE Transactions on Microwave Theory and Techniques* 62(12), 3582–3597.
- Güner A, Mausolf T, Wessel J, Kissinger D and Schmalz K (2021) A 440–540-GHz transmitter in 130-nm SiGe BiCMOS. *IEEE Microwave and Wireless Components Letters* 31(6), 779–782.
- 6. Yi X, Wang C, Hu Z, Holloway JW, Khan MIW, Ibrahim MI, Kim M, Dogiamis GC, Perkins B, Kaynak M, Yazicigil RT, Chandrakasan AP and Han R (2021) Emerging terahertz integrated systems in silicon. *IEEE Transactions on Circuits and Systems I: Regular Papers* 68(9), 3537–3550.
- Annan A and Davis J (1997) Ground penetrating radar—coming of age at last. *Proceedings of Exploration* 97, 515–522.
- 8. Rodriguez-Morales F, Gogineni S, Leuschen CJ, Paden JD, Li J, Lewis CC, Panzer B, Gomez-Garcia Alvestegui D, Patel A, Byers K,

Crowe R, Player K, Hale RD, Arnold EJ, Smith L, Gifford CM, Braaten D and Panton C (2014) Advanced multifrequency radar instrumentation for polar research. *IEEE Transactions on Geoscience and Remote Sensing* **52**(5), 2824–2842.

- Drechsel T, Joram N and Ellinger F (2017) A 6.5 to 15.1 GHz ultrawideband SiGe LC VCO with 80% continuous tuning range. In Proc. European Conf. Circuit Theory and Design (ECCTD), 1–4.
- Bredendiek C, Aufinger K and Pohl N (2022) Full octave continuously tunable SiGe bipolar LC-VCO in Ku-band. In Proc. 16th European Microwave Integrated Circuits Conf. (EuMIC), 277–280.
- Khanna APS and Buenrostro J (1992) 2–22 GHz low phase noise silicon bipolar YIG tuned oscillator using composite feedback. In *Proc. IEEE MTT-S Microwave Symp. Digest*, Vol. 3, 1297–1299.
- Eliyahu D, Liang W, Dale E, Savchenkov AA, Ilchenko VS, Matsko AB, Seidel D and Maleki L (2013) Tunable opto-electronic oscillator for ultrawide-band transceivers. In Proc. Joint European Frequency and Time Forum & Int. Frequency Control Symp. (EFTF/IFC), 25–28.
- Hara S, Okada K and Matsuzawa A (2010) 10 MHz to 7 GHz quadrature signal generation using a divide-by-4/3, -3/2, -5/3, -2, -5/2, -3, -4, and -5 injection-locked frequency divider. In *Proc. Symp. VLSI Circuits*, 51–52.
- Drechsel T, Joram N and Ellinger F (2019) An ultra-wideband 3–23 GHz VCO array with high continuous tuning range for FMCW radar application. In *Proc. 12th German Microwave Conf. (GeMiC)*, 103–106.
- Tapen T and Apsel A (2022) Ultrawideband frequency synthesis using the Compact Tunable Transmission Line (CTTL). *IEEE Transactions on Microwave Theory and Techniques* 70(7), 3374–3384.
- Yan J-B, Gomez-García Alvestegui D, McDaniel JW, Li Y, Gogineni S, Rodriguez-Morales F, Brozena J and Leuschen CJ (2017) Ultrawideband FMCW radar for airborne measurements of snow over sea ice and land. *IEEE Transactions on Geoscience and Remote Sensing* 55(2), 834–843.
- Mallach M, Grys D-B, Musch T and Storch R (2016) A broadband frequency ramp generator for very fast network analysis based on a fractional-N phase locked loop. In *Proc. 46th European Microwave Conf. (EuMC)*, 1023–1026.
- Welp B, Briese G and Pohl N (2020) Ultra-wideband FMCW radar with over 40 GHz bandwidth below 60 GHz for high spatial resolution in SiGe BiCMOS. In Proc. IEEE/MTT-S Int. Microwave Symp. (IMS), 1255–1258.
- 19. Welp B and Pohl N (2021) Devices and methods for generating a broadband frequency signal. *US Patent 11025257*.
- Braun TT, Schöpfel J, Marquez M AJ and Pohl N (2022) Achieving a relative bandwidth of 176% with a single PLL at up to 12.5 GHz. In *Proc. 52nd European Microwave Conf. (EuMC)*, 127–130.
- Pohl N, Rein H-M, Musch T, Aufinger K and Hausner J (2009) SiGe bipolar VCO with ultra-wide tuning range at 80 GHz center frequency. *IEEE Journal of Solid-State Circuits* 44(10), 2655–2662.
- Bredendiek C, Aufinger K and Pohl N (2019) Full waveguide E- and Wband fundamental VCOs in SiGe:C technology for next generation FMCW radars sensors. In Proc. 14th European Microwave Integrated Circuits Conf. (EuMIC), September, 148–151.
- Moeck M, Aksoyak IK and Ulusoy, AC (2023) A Ka-band Colpitts–Clapp VCO with 30% tuning range and high output power. *IEEE Microwave and Wireless Technology Letters* 33(4), 439–442.
- Drechsel T, Joram N and Ellinger F (2019) A 6–15 GHz ultra-wideband signal generator with 82% continuous tuning range for FMCW radar. In Proc. 15th Conf. Ph.D Research in Microelectronics and Electronics (PRIME), 93–96.
- Braun TT, van Delden M, Bredendiek C, Schoepfel J, Hauptmeier S, Shillue W, Musch T and Pohl N (2023) A phase-locked loop with a jitter of 50 fs for astronomy applications. *International Journal of Microwave* and Wireless Technologies 15(6), 1012–1020.
- Pohl N, Jaeschke T and Aufinger K (2012) An ultra-wideband 80 GHz FMCW radar system using a SiGe bipolar transceiver chip stabilized by a fractional-N PLL synthesizer. *IEEE Transactions on Microwave Theory and Techniques* 60(3), 757–765.
- 27. Van Delden M, Pohl N and Musch T (2018) An ultra-wideband fast frequency ramp synthesizer at 60 GHz with low noise using a new loop

gain compensation technique. *IEEE Transactions on Microwave Theory and Techniques* **66**(9), 3937–3946.

- 28. **Banerjee D** (2017) *PLL Performance, Simulation, and Design*, 5th edn. Indianapolis, Indiana: Dog Ear Publishing.
- Schoepfel J, Kueppers S, Aufinger K and Pohl N (2019) A SiGe transceiver chipset for automotive radar applications using wideband modulation sequences. *International Journal of Microwave and Wireless Technologies* 11, 676–685.
- Braun TT, van Delden M, Bredendiek C, Schoepfel J and Pohl N (2022) A low phase noise phase-locked loop with short settling times for automotive radar. In Proc. 16th European Microwave Integrated Circuits Conf. (EuMIC), 205–208.
- 31. van Delden M, Pohl N, Aufinger K and Musch T (2017) A 94 GHz programmable frequency divider with inductive peaking for wideband and highly stable frequency synthesizers. In *Proc. 12th European Microwave Integrated Circuits Conf. (EuMIC)*, 9–12.
- 32. Lin C-S, Chien T-H and Wey C-L (2011) A 5.5-GHz 1-mW fullmodulus-range programmable frequency divider in 90-nm CMOS process. *IEEE Transactions on Circuits and Systems II: Express Briefs* 58(9), 550–554.
- 33. van Delden M, Pohl N, Aufinger K, Baer C and Musch T (2019) A low-noise transmission-type yttrium iron garnet tuned oscillator based on a SiGe MMIC and bond-coupling operating up to 48 GHz. *IEEE Transactions on Microwave Theory and Techniques* 67(10), 3973–3982.



**Tobias T. Braun** was born in Duesseldorf, Germany, in 1996. He received the B.Sc. and M.Sc. degrees in electrical engineering and information technology from TU Dortmund, Dortmund, Germany, in 2016 and 2019, respectively. Since 2019, he is pursuing his Ph.D. as a research assistant with the Institute of Integrated Systems at Ruhr University Bochum, Bochum. His current research interests include integrated circuit and system design for automotive applications and frequency synthesis. He was the recipient of the

EuMIC Young Engineer Prize from European Microwave Week in 2021.



Jan Schöpfel received the B.Sc. and M.Sc. degrees in electrical engineering and information technology from Ruhr University Bochum, Bochum, Germany, in 2014 and 2016, respectively. Since 2017, he has been with the Institute for Integrated Systems, Ruhr University Bochum, Bochum, Germany. His current research interests include the concepts and integrated circuits for radar sensors for fully autonomous driving. He was a co-recipient of the EuMIC 2021 Best Student Paper Award.



design for radar systems.

Aldo J. Marquez M. is currently pursuing his M.Sc. in Electrical Engineering and Information Technology at the Ruhr University Bochum, Germany. He participated in a double degree program between the Ruhr-University Bochum, Bochum, Germany and the Universidad Nacional de Colombia, Bogotá, Colombia, earning a bachelor degree from both universities. Since 2021 he has been with the Institute of Integrated Systems, Ruhr University Bochum, Bochum, Germany, as a working student with a focus on printed circuit board



Nils Pohl received the Dipl.-Ing. and Dr.-Ing. degrees in electrical engineering from Ruhr University Bochum, Bochum, Germany, in 2005 and 2010, respectively. From 2006 to 2011, he was a Research Assistant with Ruhr University Bochum, where he was involved in integrated circuits for millimeter-wave (mm-Wave) radar applications. In 2011, he became an Assistant Professor with Ruhr University Bochum. In 2013, he became the Head of the Department of mm-wave radar and high frequency sensors with

the Fraunhofer Institute for High Frequency Physics and Radar Techniques, Wachtberg, Germany. In 2016, he became a Full Professor of integrated systems with Ruhr University Bochum. He has authored or coauthored more than 200 scientific papers and has issued several patents. His current research interests include ultra-wideband mm-wave radar, design, and optimization of mm-wave integrated SiGe circuits and system concepts with frequencies up to 300 GHz and above, and frequency synthesis and antennas. Dr. Pohl was the recipient of the Karl-Arnold Award of the North Rhine-Westphalian Academy of Sciences, Humanities and the Arts in 2013, and the IEEE MTT Outstanding Young Engineer Award in 2018. He was the co-recipient of the 2009 EEEfCom Innovation Award, Best Paper Award at EuMIC 2012, Best Demo Award at RWW 2015, 2022 Piergiorgio L. E. Uslenghi Letters Prize Paper Award, 2023 IEEE Sensors Letters Best Paper Award, and Best Student Paper Awards at RadarConf 2020, RWW 2021, and EuMIC 2021. He is a member of VDE, ITG, EUMA, and URSI.